1.1-V 200 Ms/S 12-Bit Digitally Calibrated Pipeline ADC in 40 nm CMOS - Université Pierre et Marie Curie Accéder directement au contenu
Communication Dans Un Congrès Année : 2015

1.1-V 200 Ms/S 12-Bit Digitally Calibrated Pipeline ADC in 40 nm CMOS

Hussein Adel
  • Fonction : Auteur
Marc Sabut
  • Fonction : Auteur

Résumé

This paper presents a 1.1-V 200 MS/s pipeline ADC with 70 dB signal-to-noise-plus-distortion ratio (SNDR) and 54 mW power consumption. This performance is enabled by employing low gain amplifiers in the first two pipelined stages and digitally calibrate the inter-stage gain errors in the background using split ADC technique. To calibrate multistage in split ADC, Slope Mismatch Averaging (SMA) is used with a programmableresidue in the first stage. A low voltage two stage amplifier is used with feedforward compensation in its main loop and the common mode feedback (CMFB) loop to decrease the power consumption. Implemented in 40 nm CMOS, the ADC achieves more than 11 ENOB in post-layout simulation results
Fichier non déposé

Dates et versions

hal-01215919 , version 1 (15-10-2015)

Identifiants

Citer

Hussein Adel, Marc Sabut, Marie-Minerve Louërat. 1.1-V 200 Ms/S 12-Bit Digitally Calibrated Pipeline ADC in 40 nm CMOS. IEEE International Symposium on Circuits and Systems (ISCAS), May 2015, Lisbon, Portugal. pp.2281-2284, ⟨10.1109/ISCAS.2015.7169138⟩. ⟨hal-01215919⟩
87 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More