Alignment of Memory Transfers of a Time-Predictable Stack Cache - ENSTA Paris - École nationale supérieure de techniques avancées Paris Access content directly
Other Publications Year : 2014

Alignment of Memory Transfers of a Time-Predictable Stack Cache

Abstract

Modern computer architectures use features which often com-plicate the WCET analysis of real-time software. Alterna-tive time-predictable designs, and in particular caches, thus are gaining more and more interest. A recently proposed stack cache, for instance, avoids the need for the analysis of complex cache states. Instead, only the occupancy level of the cache has to be determined. The memory transfers generated by the standard stack cache are not generally aligned. These unaligned accesses risk to introduce complexity to the otherwise simple WCET analysis. In this work, we investigate three different ap-proaches to handle the alignment problem in the stack cache: (1) unaligned transfers, (2) alignment through compiler-gen-erated padding, (3) a novel hardware extension ensuring the alignment of all transfers. Simulation results show that our hardware extension offers a good compromise between average-case performance and analysis complexity.
Fichier principal
Vignette du fichier
p5_abbaspour.pdf (193.78 Ko) Télécharger le fichier
Origin : Files produced by the author(s)
Loading...

Dates and versions

hal-01108105 , version 1 (22-01-2015)

Identifiers

  • HAL Id : hal-01108105 , version 1

Cite

Sahar Abbaspour, Florian Brandner. Alignment of Memory Transfers of a Time-Predictable Stack Cache. 2014, pp.4. ⟨hal-01108105⟩

Collections

ENSTA ENSTA_U2IS
193 View
49 Download

Share

Gmail Facebook Twitter LinkedIn More